澳门太阳集团2007773官网(2023已更新(百度/知乎)

Home
Products
News Join Us About Us
Home Products IP and Design Services LDPC IP
LDPC IP NVMe IP NFC IP AES Engine IP SSD Design Service NVMe SSD Controller Platform
LDPC IP
General Description
YEESTOR's LDPC Error Correction Core (Alcyone) delivers industry-leading error correction performance to enable 2D/3D, SLC/MLC/TLC/QLC NAND Flash for mobile, client and enterprise SSD controller markets. With YEESTOR's patented low-complexity LDPC architecture, Alcyone solves the area and power consumption problems LDPC designs usually have and enables low-power and cost effective SSD controllers. Alcyone has been production proven for different applications such as USB, eMMC and client/enterprise SSD applications. Alcyone is delivered with a complete development package for the ease of use in both FPGA and SoC design.
Key Features
  • Support 1KB+/2KB+/4KB+ codeword size
  • Support configurable throughput
  • Support hard-bit decode (HBD) and soft-bit decode (SBD)
  • LDPC hard decoding and soft decoding can be less than 10^-17 UBER at 4K code length
  • Built-in low power engine
  • Support up to 6bit SBD
  • Support variable code rate for various 2D/3D, SLC/MLC/TLC/QLC NAND Flash
  • Support byte-by-byte adjustment in user data and parity data area of code word
  • Support on-the-fly dynamic code rate swapping
  • Support on-the-fly bit error rate monitoring
  • Support out-of-order decoding
  • Support configurable termination condition
  • Qualified on YEESTOR's development platform for both real NAND Flash and AWGN channel model
Functional Block Diagram
Deliverables
RTL code
Sanity check RTL simulation environment
Synthesis script for ASIC and FPGA
LDPC encoding/decoding C library
LDPC encoding/decoding matrices
NAND Flash LLR LUT calibration utility
Documentations
Training Course
Get a WeChat public account
Scan the QR code to pay attention
XML 地图